Document - eBookmela
Loading...

Correct hardware design and verification methods : 11th IFIP WG 10.5 Advanced Research Working Conference, CHA | CHARME 2001 (2001 : Livingston, Scotland), Margaria-Steffen, Tiziana, 1964-, Melham, T. F. (Tom F.)

Likes0
Telegram icon Share on Telegram

Correct hardware design and verification methods : 11th IFIP WG 10.5 Advanced Research Working Conference, CHA

User Rating: Be the first one!

Author: CHARME 2001 (2001 : Livingston, Scotland), Margaria-Steffen, Tiziana, 1964-, Melham, T. F. (Tom F.)

Added by: sketch

Added Date: 2015-12-30

Publication Date: 2001

Language: eng

Subjects: Integrated circuits, Integrated circuits

Publishers: Berlin ; New York : Springer

Collections: folkscanomy miscellaneous, folkscanomy, additional collections

ISBN Number: 3540425411

Pages Count: 300

PPI Count: 300

PDF Count: 1

Total Size: 280.37 MB

PDF Size: 12.14 MB

Extensions: djvu, gif, pdf, gz, zip, torrent, log, mrc

Edition: [Elektronische Ressource]

Archive Url

Downloads: 902

Views: 952

Total Files: 18

Media Type: texts

Description

Correct Hardware Design and Verification Methods: 11th IFIP WG 10.5 Advanced Research Working Conference, CHARME 2001 Livingston, Scotland, UK, September 4–7, 2001 Proceedings
Author: Tiziana Margaria, Tom Melham
Published by Springer Berlin Heidelberg
ISBN: 978-3-540-42541-0
DOI: 10.1007/3-540-44798-9

Table of Contents:

  • View from the Fringe of the Fringe
  • Hardware Synthesis Using SAFL and Application to Processor Design
  • Applications of Hierarchical Verification in Model Checking
  • Pruning Techniques for the SAT-Based Bounded Model Checking Problem
  • Heuristics for Hierarchical Partitioning with Application to Model Checking
  • Efficient Reachability Analysis and Refinement Checking of Timed Automata Using BDDs
  • Deriving Real-Time Programs from Duration Calculus Specifications
  • Reproducing Synchronization Bugs with Model Checking
  • Formally-Based Design Evaluation
  • Multiclock Esterel
  • Register Transformations with Multiple Clock Domains
  • Temporal Properties of Self-Timed Rings
  • Coverability Analysis Using Symbolic Model Checking
  • Specifying Hardware Timing with ET-Lotos
  • Formal Pipeline Design
  • Verification of Basic Block Schedules Using RTL Transformations
  • Parameterized Verification of the FLASH Cache Coherence Protocol by Compositional Model Checking
  • Proof Engineering in the Large: Formal Verification of Pentium®4 Floating-Point Divider
  • Towards Provably-Correct Hardware Compilation Tools Based on Pass Separation Techniques
  • A Higher-Level Language for Hardware Synthesis

Includes bibliographical references and index
eBookmela
Logo
Register New Account